

# NEX91X30-Q100

Automotive 300 mA, 40 V tracking LDO with 5 mV tolerance
Rev. 2.1 — 8 August 2025 Product data sheet

## 1. General description

The NEX91x30-Q100 is a Low-Dropout (LDO) voltage-tracking regulator with high tracking accuracy of 5 mV (max) and excellent load and line transient responses. It is specifically designed to power off-board sensors in automotive applications such as power train, safety, and Body Control Modules (BCMs). The device supports a wide input voltage range from 4 V to 40 V (up to 45 V transient) to withstand cold-crank and load-dump transient conditions.

The device output tracks the reference voltage applied to the EN/ADJ pin with an accuracy of ±5 mV over the specified temperature range for loads up to 300 mA. The high tracking accuracy ensures a precise power supply for off-board sensors and modules, improving the performance of radiometric sensors such as pressure and position sensors.

The device switches to standby mode by pulling down the EN/ADJ pin, which enables an ultra-low shutdown current of 0.75  $\mu$ A typical to extend battery life. The device integrates protection features such as battery reverse polarity protection (-42 V), output reverse current protection, output short-to-battery and ground protection, current limit, and thermal shutdown. These protections guard against the high risk of cable failures in an off-board power system. The power-good (PG) output indicates an over voltage or under voltage condition of the tracking output.

The device operates across a temperature range from -40 °C to 125 °C ambient and -40 °C to 150 °C junction. It is available with thermal enhanced package SOT8063-2 (HSO8).



Fig. 1. Typical application

#### 2. Features and benefits

- AEC-Q100 qualified for automotive applications
  - Temperature grade 1 (T<sub>amb</sub>): -40 °C to 125 °C
  - Junction temperature range (T<sub>j</sub>): -40 °C to 150 °C
- Input voltage range: 4 V to 40 V
  - Absolute maximum input range: -42 V to 45 V
- Wide output voltage range: 2 V to 40 V
  - Absolute maximum output range: -5 V to 45 V
- Tight output tracking tolerance: ±5 mV
- Maximum output current: 300 mA
- Low dropout voltage: 440 mV typical at 300 mA (V<sub>OUT</sub> = 5 V)
- Low quiescent current (I<sub>Q</sub>):
  - 45 µA typical quiescent current at light loads
  - 0.75 µA typical shut-down current
- Over voltage and under voltage indication at PG output
- Active output discharge with a typical discharge current of 800 µA
- Stable with a wide range of ceramic output-stability cap: ESR from 0.001  $\Omega$  to 5  $\Omega$ ; output capacitor from 4.7  $\mu F$  to 470  $\mu F$
- Integrated various fault protections:
  - Reverse polarity protected input
  - Reverse current protection
  - Thermal shutdown
  - · Short-circuit to ground and battery protection
  - Over-current protection
- HSO8 package available:
  - SOT8063-2 (HSO8): R<sub>θJA</sub> = 47.5 °C/W

## 3. Applications

- Supply for off-board sensors
- High precision voltage tracking
- Body Control Modules (BCMs)
- · Power switch for off-board loads

#### Table 1. Device information

| Table II Dellies IIII of |    | ***                |
|--------------------------|----|--------------------|
| Part number              | PG | Cable compensation |
| NEX91530PB-Q100          | Υ  | N                  |
| NEX91630PB-Q100          | N  | Υ                  |
| NEX91730PB-Q100          | Υ  | Y (dynamic)        |



# 4. Ordering information

### **Table 2. Ordering information**

| Type number     | Package                             |      |                                           |           |
|-----------------|-------------------------------------|------|-------------------------------------------|-----------|
| Type number     | Temperature range (T <sub>j</sub> ) | Name | Description                               | Version   |
| NEX91530PB-Q100 |                                     |      | Plastic, thermal enhanced small outline   |           |
| NEX91630PB-Q100 | -40 °C to 150 °C                    | HSO8 | package; 8 leads; 1.27 mm pitch; 4.9 mm × | SOT8063-2 |
| NEX91730PB-Q100 |                                     |      | 3.9 mm × 1.7 mm body                      |           |

## 5. Marking

### Table 3. Marking codes

| Type number     | Marking code |
|-----------------|--------------|
| NEX91530PB-Q100 | N91530       |
| NEX91630PB-Q100 | N91630       |
| NEX91730PB-Q100 | N91730       |

## 6. Pin configuration and description

## 6.1. Pin configuration



## 6.2. Pin description

| Symbol            |                   |                   |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|-------------------|-------------------|-------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NEX91530<br>-Q100 | NEX91630<br>-Q100 | NEX91730<br>-Q100 | Pin | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT               | OUT               | OUT               | 1   | 0   | <b>OUT</b> : tracking output voltage pin. Place a capacitor as close to the output of the device as possible, follow the capacitance and ESR requirements described in Table 7.                                                                                                                                                                                                                                                                                                                              |  |  |  |
| NC                | NC                | VSET              | 2   | I   | NC: not connected pin. It is not connected internally and can be tied to the ground plane to enhance thermal dissipation.  VSET: cable compensation pin.                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| GND               | GND               | GND               | 3   | G   | GND: ground pin. This pin is connected to ground internally.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| PG                | FB                | PG                | 4   | О   | PG: power-good pin. It is an open-drain pin that must connect to positivoltage rail via an external pull-up resistor. V <sub>PG</sub> is logic level high when V <sub>OUT</sub> is above or lower the power-good threshold. If not used, can be floating.  FB: feedback pin. External resistor used to set the max cable comp voltage at full load current, there is no cable comp voltage when pull out pin.                                                                                                |  |  |  |
| ADJ               | EN/ADJ            | IN                | 5   | I   | ADJ: adjustable voltage pin, can be connected directly to the reference voltage or through a resistor divider for lower voltage. Place a capacitor close to the ADJ pin to eliminate line interference. For enable function, a low voltage signal disables the device, while a high voltage signal enables it.  EN/ADJ: enable and adjustable voltage pin.  IN: input power-supply voltage pin. Place a small ceramic capacitor as close to the input of the device as possible to reduce line interference. |  |  |  |
| NC                | GND               | EN                | 6   | G   | NC: not connected pin. It is not connected internally and can be tied to the ground plane to enhance thermal dissipation.  GND: ground pin. This pin is connected to ground internally.  EN: enable pin. A low voltage signal disables the device, while a high voltage signal enables it.                                                                                                                                                                                                                   |  |  |  |

| Symbol              |                   |                   |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------|-------------------|-------------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NEX91530<br>-Q100   | NEX91630<br>-Q100 | NEX91730<br>-Q100 | Pin | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| EN                  | NC                | GND               | 7   | I   | EN: enable pin. A low voltage signal disables the device, while a high voltage signal enables it.  NC: not connected pin. It is not connected internally and can be tied to the ground plane to enhance thermal dissipation.  GND: ground pin. This pin is connected to ground internally.                                                                                                                                                                       |
| IN                  | IN                | ADJ               | 8   | I   | IN: input power-supply voltage pin. Place a small ceramic capacitor as close to the input of the device as possible to reduce line interference.  ADJ: adjustable voltage pin, can be connected directly to the reference voltage or through a resistor divider for lower voltage. Place a capacitor close to the ADJ pin to eliminate line interference. For enable function, a low voltage signal disables the device, while a high voltage signal enables it. |
| Exposed thermal pad |                   |                   |     | -   | Not connected internally. It can be left floating, but for better thermal performance it is recommended to connect it to the GND.                                                                                                                                                                                                                                                                                                                                |

## 7. Limiting values

#### **Table 4. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).[1]

| Symbol            | Parameter                      | Conditions | Min  | Max | Unit |
|-------------------|--------------------------------|------------|------|-----|------|
| V <sub>IN</sub>   | unregulated input voltage      |            | -42  | 45  | V    |
| V <sub>OUT</sub>  | tracking output voltage        |            | -5   | 45  | V    |
| V <sub>EN</sub>   | enable output voltage          |            | -42  | 45  | V    |
| $V_{ADJ}$         | adjustable voltage             |            | -42  | 45  | V    |
| V <sub>FB</sub>   | feedback voltage               |            | -5   | 45  | V    |
| $V_{PG}$          | power-good voltage             |            | -0.3 | 6.6 | V    |
| V <sub>VSET</sub> | VSET voltage                   |            | -0.3 | 6.6 | V    |
| Tj                | operating junction temperature |            | -40  | 150 | °C   |
| T <sub>amb</sub>  | operating ambient temperature  |            | -40  | 125 | °C   |
| T <sub>stg</sub>  | storage temperature            |            | -65  | 165 | °C   |

<sup>[1]</sup> Stresses beyond those conditions under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 8. ESD ratings

### Table 5. ESD ratings

| Symbol    | Parameter         | Conditions                               | Min   | Тур | Max  | Unit |
|-----------|-------------------|------------------------------------------|-------|-----|------|------|
| $V_{ESD}$ | electrostatic     | HBM: ANSI/ESDA/JEDEC JS-001 class 3A [1] | -4000 | -   | 4000 | V    |
| V ESD     | discharge voltage | CDM: ANSI/ESDA/JEDEC JS-002 class C3 [2] | -1000 | -   | 1000 | V    |

<sup>[1]</sup> HBM stress testing was performed in accordance with AEC-Q100-002.

<sup>[2]</sup> CDM stress testing was performed in accordance with AEC-Q100-011.

## 9. Thermal Information

#### **Table 6. Thermal information**

Thermal resistance according to JEDEC51-5 and -7.

| Symbol               | Parameter                                 | SOT8063-2 (HSO8) | Unit |
|----------------------|-------------------------------------------|------------------|------|
| $R_{\theta JA}$      | junction to ambient thermal resistance    | 47.5             | °C/W |
| $R_{\theta JC(top)}$ | junction to case (top) thermal resistance | 78.8             | °C/W |
| $R_{\theta JB}$      | junction to board thermal resistance      | 22.8             | °C/W |
| $\Psi_{JT}$          | junction to top char parameter            | 9.5              | °C/W |

## 10. Recommended operating conditions

Table 7. Recommended operating conditions

| Symbol           | Parameter                                           | Conditions | Min   | Тур | Max | Unit |
|------------------|-----------------------------------------------------|------------|-------|-----|-----|------|
| V <sub>IN</sub>  | input voltage                                       |            | 4     | -   | 40  | V    |
| V <sub>OUT</sub> | output voltage                                      |            | 2     | -   | 40  | V    |
| I <sub>OUT</sub> | output current                                      | [1]        | -     | -   | 300 | mA   |
| $V_{ADJ}$        | adjust input voltage range (voltage tracking range) |            | 2     | -   | 40  | V    |
| V <sub>EN</sub>  | enable voltage                                      |            | 0     | -   | 40  | V    |
| C <sub>IN</sub>  | input capacitance                                   |            | 0.47  | 1   | -   | μF   |
| C <sub>OUT</sub> | output capacitance                                  | [2]        | 4.7   | -   | 470 | μF   |
| ESR              | output capacitor ESR requirements                   | [3]        | 0.001 | -   | 5   | Ω    |
| T <sub>amb</sub> | ambient temperature                                 |            | -40   | -   | 125 | °C   |
| Tj               | junction temperature                                |            | -40   | -   | 150 | °C   |

<sup>[1]</sup> Maximum output current when device is not thermal shutdown.

## 11. Electrical characteristics

#### **Table 8. Electrical characteristics**

At recommended operating conditions;  $T_j = -40$  °C to 150 °C;  $C_{OUT} = 4.7 \mu F$ ;  $V_{IN} = 13.5 \text{ V}$ ;

 $I_{OUT}$  = 100  $\mu$ A;  $V_{ADJ}$  = 5 V; (unless otherwise noted) voltages are referenced to GND (ground = 0 V).

| Symbol Parameter |                                    | Conditions                       |                 | T <sub>amb</sub> = | Unit   |     |       |
|------------------|------------------------------------|----------------------------------|-----------------|--------------------|--------|-----|-------|
| Parameter        | raiailletei                        | Conditions                       |                 |                    | Typ[1] | Max | Oilit |
| Power suppl      | у                                  |                                  |                 |                    |        |     |       |
| V <sub>IN</sub>  | input voltage range                |                                  |                 | 4                  | -      | 40  | V     |
|                  | V <sub>IN</sub> rising             | -                                | 3.6             | 3.9                | V      |     |       |
| $V_{IN(UVLO)}$   | under voltage lockout threshold    | V <sub>IN</sub> falling          |                 |                    | 3.2    | 3.5 | V     |
|                  |                                    | hysteresis                       |                 | -                  | 400    | -   | mV    |
|                  |                                    | V <sub>IN</sub> = 5.5 V to 40 V; | NEX91630PB-Q100 | -                  | 45     | 70  | μΑ    |
|                  | $I_{OUT}$ = 100 $\mu$ A; $V_{ADJ}$ | NEX91530PB-Q100                  | -               | 85                 | 110    | μΑ  |       |
|                  |                                    | = 5 V                            | NEX91730PB-Q100 | -                  | 85     | 120 | μΑ    |

<sup>[2]</sup> The minimum output capacitance requirement is applicable for a worst-case capacitance tolerance of 30%.

Relevant ESR value at f = 10 kHz, if using a large ESR capacitor it is recommended to decouple this with a 100 nF ceramic capacitor to improve transient performance.

|                               | _                                                    |                                                                                          |                                                |      | T <sub>amb</sub> = -40 °C to 125 °C |     |       |  |
|-------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------|------|-------------------------------------|-----|-------|--|
| Symbol                        | Parameter                                            | Conditions                                                                               |                                                | Min  | Typ[1]                              | Max | Unit  |  |
| I <sub>GND</sub>              | ground current                                       | V <sub>IN</sub> = 13.5 V;<br>I <sub>OUT</sub> ≤ 300 mA; V <sub>ADJ</sub>                 | = 5 V [2]                                      | -    | 400                                 | -   | μΑ    |  |
| I <sub>STD</sub>              | stand-by current                                     | $V_{IN} = 4 \text{ V to } 40 \text{ V}; V_{EN} \ge 2 \text{ V}; V_{ADJ} < 0.7 \text{ V}$ |                                                |      | 6.4                                 | 15  | μA    |  |
| I <sub>SHUT</sub>             | shutdown current                                     | V <sub>IN</sub> = 4 V to 40 V; V <sub>EN</sub> = 0 V                                     |                                                |      | 0.75                                | 3.5 | μA    |  |
| I <sub>R(IN)</sub>            | reverse current at IN                                | V <sub>IN</sub> = 0 V; V <sub>OUT</sub> = 40 V; V <sub>ADJ</sub> = 5 V                   |                                                | -5   | -                                   | 0   | μA    |  |
| I <sub>R(-IN)</sub>           | reverse current at negative IN                       | V <sub>IN</sub> = -40 V; V <sub>OUT</sub> = 0                                            | ) V; V <sub>ADJ</sub> = 5 V                    | -10  | -                                   | 0   | μΑ    |  |
| EN/ADJ and                    | FB pin                                               |                                                                                          |                                                |      |                                     |     | 1     |  |
| V <sub>EN_L</sub>             | logic input low level                                |                                                                                          |                                                | -    | -                                   | 0.7 | V     |  |
| V <sub>EN_H</sub>             | logic input high level                               |                                                                                          |                                                | 2    | -                                   | -   | V     |  |
| I <sub>EN</sub>               | EN pin current                                       | V <sub>IN</sub> = 13.5 V; V <sub>EN</sub> = 5                                            | 5 V                                            | -    | -                                   | 100 | nA    |  |
| V <sub>ADJ_H</sub>            | adjust high signal valid                             | V <sub>OUT</sub> - V <sub>ADJ</sub>   ≤ 5 mV                                             |                                                | 1.8  | -                                   | -   | V     |  |
| V <sub>ADJ_L</sub>            | adjust low signal valid                              | V <sub>OUT</sub> = 0 V                                                                   |                                                | -    | -                                   | 0.7 | V     |  |
|                               |                                                      | V 40.5V                                                                                  | NEX91530PB-Q100                                | -    | -                                   | 600 | nA    |  |
| I <sub>ADJ</sub>              | adjust input current                                 | $V_{IN} = 13.5 \text{ V};$<br>$V_{EN} = V_{ADJ} = 5 \text{ V}$                           | NEX91730PB-Q100                                | -    | -                                   | 600 | nA    |  |
|                               |                                                      | VEN VADJ OV                                                                              | NEX91630PB-Q100                                | -    | -                                   | 800 | nA    |  |
| I <sub>FB</sub>               | FB pin current                                       | $V_{ADJ} = V_{FB} = 5 V$                                                                 |                                                | -    | -                                   | 5   | μA    |  |
| Output                        |                                                      |                                                                                          |                                                |      |                                     |     |       |  |
| V <sub>OUT</sub>              | output accuracy                                      | $V_{IN}$ = 1 V + $V_{OUT}$ to 40 V ( $V_{IN} \ge 4$ V; $I_{OUT}$ = 100 $\mu$ A to 300 mA |                                                |      | -                                   | 5   | mV    |  |
| $\Delta V_{OUT(\Delta VIN)}$  | line regulation                                      | V <sub>IN</sub> = 5.5 V to 40 V; I                                                       | <sub>OUT</sub> = 10 mA; V <sub>ADJ</sub> = 5 V | -    | -                                   | 0.5 | mV    |  |
| $\Delta V_{OUT(\Delta IOUT)}$ | load regulation                                      | $V_{IN} = 6 \text{ V to } 40 \text{ V; } I_{OU}$<br>$V_{ADJ} = 5 \text{ V}$              | <sub>JT</sub> = 100 μA to 300 mA;              | -    | -                                   | 2   | mV    |  |
| V                             | dranaut valtaga                                      | $V_{DO} = V_{IN} - V_{OUT};$                                                             | I <sub>OUT</sub> = 200 mA                      | -    | 290                                 | 470 | mV    |  |
| $V_{DO}$                      | dropout voltage                                      | $V_{IN} = V_{ADJ} = 5 V$                                                                 | I <sub>OUT</sub> = 300 mA                      | -    | 440                                 | 690 | IIIV  |  |
| I <sub>OUT</sub>              | output current                                       | $V_{IN} = V_{ADJ} + 1 V$                                                                 |                                                | -    | -                                   | 300 | mA    |  |
| I <sub>DIS</sub>              | discharge current                                    | V <sub>OUT</sub> = 5 V; V <sub>IN</sub> = 13                                             | .5 V                                           | -    | 800                                 | -   | μΑ    |  |
| I <sub>CL</sub>               | output current limit                                 | V <sub>IN</sub> = 13.5 V; output                                                         | short to 90% x V <sub>ADJ</sub>                | 310  | 420                                 | 600 | mA    |  |
| PSRR                          | power-supply ripple rejection                        | $V_{IN}$ = 13.5 V; $V_{ADJ}$ = $C_{OUT}$ = 4.7 $\mu$ F; frequ                            |                                                | -    | 85                                  | -   | dB    |  |
| V <sub>n</sub>                | output noise voltage                                 | V <sub>ADJ</sub> = 5 V; I <sub>OUT</sub> = 1<br>BW = 10 Hz to 100 k                      | mA;<br>Hz; 5 µVRMS reference <sup>[3]</sup>    | -    | 50                                  | -   | μVRMS |  |
| Power-good                    |                                                      |                                                                                          |                                                |      |                                     |     |       |  |
| V <sub>PG (UV)</sub>          | power-good switching<br>threshold; under-<br>voltage | V <sub>OUT</sub> decreasing; po<br>low; V <sub>OUT</sub> - V <sub>ADJ</sub>              | wer-good from high to                          | -220 | -130                                | -50 | mV    |  |
| V <sub>PG (OV)</sub>          | power-good switching threshold; over-voltage         | V <sub>OUT</sub> increasing; pov<br>low; V <sub>OUT</sub> - V <sub>ADJ</sub>             | ver-good from high to                          | 50   | 130                                 | 220 | mV    |  |
| t <sub>PG_R</sub>             | power-good reaction time                             |                                                                                          |                                                | -    | 15                                  | 40  | μs    |  |
| t <sub>PG_D</sub>             | power-good deglitch time                             |                                                                                          |                                                | -    | 250                                 | 470 | μs    |  |
| $V_{PG\_L}$                   | PG pin low level output voltage                      | sink 1 mA current                                                                        |                                                | -    | 0.2                                 | 0.4 | V     |  |
| I <sub>PG</sub>               | power-good output<br>leakage current                 | V <sub>IN</sub> = 13.5 V; V <sub>PG</sub> = 5                                            | 5 V                                            | _    | -                                   | 100 | nA    |  |

| Cumbal            | Parameter                             | Conditions                                                                      |     | T <sub>amb</sub> = | Unit   |     |      |  |  |  |
|-------------------|---------------------------------------|---------------------------------------------------------------------------------|-----|--------------------|--------|-----|------|--|--|--|
| Symbol            | Parameter                             |                                                                                 |     | Min                | Typ[1] | Max | Unit |  |  |  |
| Cable compe       | Cable compensation (NEX91730PB-Q100)  |                                                                                 |     |                    |        |     |      |  |  |  |
| VOLIT - VADI      |                                       | V <sub>SET</sub> = GND                                                          |     | -5                 | 0      | 5   | mV   |  |  |  |
|                   | cable compensation voltage            | $V_{SET} = 75 \text{ k}\Omega; V_{ADJ} = 5 \text{ V}; I_{OUT} = 100 \text{ mA}$ |     | 70                 | 95     | 110 | mV   |  |  |  |
|                   | Tonago                                | $V_{SET} = 75 \text{ k}\Omega; V_{ADJ} = 5 \text{ V}; I_{OUT} = 300 \text{ mA}$ |     | 250                | 285    | 320 | mV   |  |  |  |
| I <sub>VSET</sub> | VSET pin current                      | V <sub>IN</sub> = 13.5 V; V <sub>SET</sub> = 5 V                                |     | -                  | -      | 100 | nA   |  |  |  |
| Operating te      | mperature range                       |                                                                                 |     |                    |        |     |      |  |  |  |
| T <sub>SD</sub>   | junction thermal shutdown temperature | rising junction temperature                                                     | [2] | -                  | 175    | -   | °C   |  |  |  |
| T <sub>HYST</sub> | thermal shutdown hysteresis           |                                                                                 | [2] | -                  | 20     | -   | °C   |  |  |  |

All typical values are measured at  $T_{amb}$  = 25 °C. Guaranteed by bench test, not fully tested in production. Guaranteed by design.

<sup>[2]</sup> [3]

## 12. Typical characteristics

At recommended operating conditions, voltages are referenced to GND (ground = 0 V), and typical values are at 25 °C (unless otherwise noted).

 $V_{IN}$  = 13.5 V;  $V_{ADJ}$  = 5 V;  $C_{IN}$  = 1  $\mu$ F;  $C_{OUT}$  = 4.7  $\mu$ F; unless otherwise specified.



$$V_{IN}$$
 = 13.5 V;  $V_{ADJ}$  = 5 V;  $\Delta V_{OUT}$  =  $V_{ADJ}$  -  $V_{OUT}$ 

(1) 
$$I_{OUT} = 100 \mu A$$

(2) 
$$I_{OUT} = 50 \text{ mA}$$

(3) 
$$I_{OUT} = 150 \text{ mA}$$

Fig. 5.



25

$$V_{ADJ} = 5 \text{ V}; I_{OUT} = 10 \text{ mA}$$

(1) 
$$T_{amb} = -40$$
 °C

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = 125 \, ^{\circ}C$$

Line regulation Fig. 7.



$$V_{IN} = 13.5 \text{ V}; V_{ADJ} = 5 \text{ V}$$

(1) 
$$T_{amb} = -40 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = 125 \, ^{\circ}C$$

Fig. 6. Load regulation



$$V_{ADJ} = 5 V$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

Fig. 8. Dropout voltage vs output current

40



 $V_{EN/ADJ} < 0.7 V$ 

(1)  $V_{EN/ADJ} < 0.7 V$ 

Fig. 9.



 $V_{IN} = 9 V; V_{ADJ} = 5 V$ 

-25

(1)  $I_{OUT} = 1 \text{ mA}$ 

(2)  $I_{OUT} = 10 \text{ mA}$ 

(3)  $I_{OUT} = 100 \text{ mA}$ 

(4)  $I_{OUT} = 300 \text{ mA}$ 

Fig. 11. Ground current vs ambient temperature

0

75 100 T<sub>amb</sub> (°C)



 $I_{OUT} = 100 \mu A$ 

(1) NEX91630PB-Q100

(2) NEX91530PB-Q100/NEX91730PB-Q100

Fig. 10. Quiescent current vs ambient temperature



 $V_{IN} = 9 V; V_{ADJ} = 5 V$ 

(1)  $T_{amb} = -40 \, ^{\circ}C$ 

(2) T<sub>amb</sub> = 25 °C

(3)  $T_{amb} = 125 \, ^{\circ}C$ 

Fig. 12. Ground current vs output current



$$V_{ADJ} = 5 V; V_{IN} = 0 V$$

(1) 
$$T_{amb} = -40 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = 125 \, ^{\circ}C$$

### Fig. 13. Reverse current vs output voltage



Fig. 15. Current limit vs temperature



$$V_{ADJ} = 5 V$$
;  $V_{OUT} = 0 V$ 

(1) 
$$T_{amb} = -40 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = 125 \, ^{\circ}C$$

#### Fig. 14. Reverse current vs input voltage



$$V_{IN} = 13.5 \text{ V}; V_{ADJ} = 5 \text{ V};$$

$$C_{IN}$$
 = 0.1  $\mu F$ ;  $C_{OUT}$  = 4.7  $\mu F$ 

(1) 
$$I_{OUT} = 10 \text{ mA}$$

(2) 
$$I_{OUT} = 50 \text{ mA}$$

(3) 
$$I_{OUT} = 150 \text{ mA}$$

Fig. 16. PSRR







## 13. Detailed description

### 13.1. Overview

The NEX91x30-Q100 is a Low-Dropout (LDO) tracking regulator with ultra-low tracking tolerance and out. It is designed to supply off-board systems, such as sensors in power train or passive safety applications. The device offers multiple protection features, including reverse polarity protection and safeguards against shorts to the battery and ground. In addition, this device also features thermal shutdown protection in case of an over temperature event.

## 13.2. Function block diagrams

Fig. 24 shows the function block diagram of NEX91530-Q100 and NEX91630-Q100, and Fig. 25 shows the function block diagram of NEX91730-Q100.





## 13.3. Feature description

### 13.3.1. Tracking output (V<sub>OUT</sub>)

The output voltage precisely follows the reference voltage applied to the ADJ input. This supports output voltage up to 40 V and current up to 150 mA. When the ADJ pin voltage exceeds the enable threshold voltage, the output begins rising to match the ADJ voltage. The output then increases linearly based on three factors: load conditions, output capacitance, and current limit. Once the output voltage reaches the ADJ pin voltage level, it stops rising and remains stable within ±5 mV of the reference voltage.

### 13.3.1.1. Output voltage equal to reference voltage

As shown in Fig. 26, the output voltage of the LDO output voltage is equal to the reference voltage within a tolerance of  $\pm 5$  mV. This is achieved by directly applying an external reference voltage to the reference pin, while the FB pin (NEX91630-Q100 only) is connected to OUT pin. The output voltage can be expressed as:  $V_{OUT} = V_{REF}$ .



#### 13.3.1.2. Output voltage less than the reference voltage

As shown in Fig. 27, the LDO output voltage can achieve lower output voltage than the reference voltage. The output voltage can be expressed as:  $V_{OUT} = \frac{V_{REF} \times R2}{R1 + R2}$ 



### 13.3.1.3. Output voltage larger than the reference voltage

In practical applications, the output of the tracker is used to supply power to the off-board load through a cable. The equivalent resistance of the cable gives rise to a voltage drop, which may result in an inadequate power supply for the off-board load. This problem can be mitigated by implementing cable compensation strategies to counteract the voltage drop occurring within the cable. Generally, two main approaches are available: fixed cable compensation and dynamic cable compensation.

#### 13.3.1.3.1. Fixed cable compensation

An external resistive divider connected between the OUT and FB pins can be configured to generate an output voltage exceeding the reference voltage (ADJ), as illustrated in the Fig. 28. The output voltage is defined by:

$$V_{OUT} = \frac{V_{REF} \times (R1 + R2)}{R2}$$

NEX91x30-Q100

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2025. All rights reserved

R1 and R2 should ideally be in the range of 10 k $\Omega$  to 100 k $\Omega$ .



#### 13.3.1.3.2. Adjustable cable compensation

NEX91730-Q100 implements dynamic cable loss compensation by adjusting the resistance value at the VSET pin as shown in Fig. 29. This feature enables the device to automatically regulate the output voltage according to real-time load conditions and cable impedance, ensuring enhanced system accuracy. The compensation resistance R<sub>SET</sub> is calculated as:

$$R_{SET} = \frac{\Delta V_{OUT}}{N}$$

 $\Delta V_{OUT}$  =  $R_{total}$  x  $I_{OUT}$ ,  $R_{total}$  includes the resistance of all traces, including the cables and PCB trace. The value of N is determined by internal circuit design, with a typical value of N = 4 x 10<sup>-6</sup>. Refer to the detailed range in <u>Table 8</u> ( $V_{OUT}$  -  $V_{ADJ}$ ) to set the maximum compensation voltage.  $C_{COMP}$  is used for LDO loop stability and  $C_{COMP} \ge C_{OUT} / 3000$ .



The typical resistance value as shown in Table 9 based on different compensation voltage.

Table 9. Cable compensation voltage setting (maximum compensation voltage)

| ΔV <sub>OUT</sub> at 300 mA full load (mV) | $R_{SET}(k\Omega)$ |
|--------------------------------------------|--------------------|
| 320                                        | 75                 |
| 110                                        | 24.9               |

## 13.3.2. Undervoltage Lockout (UVLO)

An undervoltage lockout (UVLO) circuit is to stop the operation of the device when the input voltage falls below the typical threshold  $V_{IN(UVLO)}$ . The UVLO circuit includes hysteresis to prevent the device from shutting down if input voltage drops briefly after power up, as specified in the <u>Electrical Characteristics table</u>. If the input voltage experiences a negative transient that drops below the UVLO threshold and then recovers, the regulator will shut down and restart following the normal power-up sequence once the input voltage exceeds the required level.

#### 13.3.3. Current limit operation

The device features an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. When the device is in current limit mode, the output voltage is not regulated. During a current limit event, the device heats up due to increased power dissipation. When the device reaches the current limit ( $I_{CL}$ ), the pass transistor dissipates power according to the formula  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . If thermal shutdown is triggered, the device will turn off. Once it cools down, the internal thermal shutdown circuit will turn the device back on. If the output current fault condition persists, the device will cycle between current limit and thermal shutdown.

#### 13.3.4. Thermal protection

The NEX91x30-Q100 integrates an internal temperature sensor to monitor the junction temperature  $(T_j)$ . If the  $T_j$  exceeds the thermal shutdown temperature  $(T_{SD})$  of 175 °C, the device ceases operation. The device will resume functioning when  $T_j$  drops below the hysteresis threshold of approximately 20 °C.

Thermal shutdown may be triggered during start-up due to large inrush currents charging substantial output capacitance, or under heavy loads where high  $(V_{IN} - V_{OUT})$  regulations result in significant power dissipation across the die. Proper heat sinking should be considered in these high-power dissipation scenarios.

### 13.3.5. Output short to battery and reverse protection

The NEX91x30-Q100 employs a back-to-back PMOS topology to protect the device from damage during fault conditions where  $V_{OUT}$  exceeds  $V_{IN}$ , effectively blocking reverse current flow. The device remains undamaged as long as it operates within the parameters provided in <u>Limiting values</u>. This integrated protection eliminates the requirement for an external diode.

The NEX91x30-Q100 remains undamaged, even when the output is shorted to the battery (see <u>Fig. 30</u>, with NEX91630-Q100 as the example). A short to the battery might occur when the device is powered by a lower separated input voltage supply as shown in <u>Fig. 31</u>. In this example, the input supply is set to 9 V. When a short to the battery (13.5 V typical) occurs on output that typically runs at 5 V, the continuous reverse current that flows out through the input is less than 5  $\mu$ A.



#### 13.3.6. Active output discharge

The device incorporates an active output discharge function when enabled, ensuring the output voltage rapidly returns to its nominal level during over-voltage fluctuations. This is particularly effective during load transients such as heavy-to-light load transitions. When the output voltage exceeds the nominal level, the device activates a FET that connects a resistor with a resistance value of several thousand ohms in series with the ground to achieve active discharge. Under these conditions, the output sources a typical current of 800  $\mu$ A (at an output voltage of 5 V) through this resistance network, even without an external load.

#### 13.3.7. Tracking output with an enable circuit

For the NEX91630-Q100 device, the EN pin functions together with ADJ pin, it cannot control separately via EN pin. Separating the enable function can be achieved using a circuit such as that referenced in Fig. 32.

When the input voltage at the EN/ADJ pin falls below the 0.7 V threshold, the NEX91630-Q100 is disabled and enters a sleep mode, drawing only  $0.75 \,\mu\text{A}$  from the power supply. In typical applications, the reference voltage is often sourced from another regulator (such as a DC-DC converter or LDO voltage rail). This setup allows flexible enable/disable control via external I/O and circuitry, as shown in Fig. 32. In this example, the NEX90230-Q100, a 300 mA LDO with ultra-low quiescent current, serves as both the reference voltage source for the NEX91630-Q100 and as a power supply to the ADC.



### 13.3.8. Power-good (PG)

The power-good (PG) output signals an over-voltage or under-voltage condition on the tracking output by comparing the output voltage ( $V_{OUT}$ ) against the external reference voltage ( $V_{ADJ}$ ). When output voltage variations exceed the defined PG switching thresholds, this is indicated by a low-level signal at the PG output. Transient events shorter than the power-good reaction time ( $t_{PG_R}$ ) will not activate the PG output. The PG deglitch time ( $t_{PG_D}$ ) provides a start-up window for MCU or oscillators, representing the interval between threshold crossings and the PG output transitioning from low to high. This open-drain output requires the implementation of a pull-up resistor to a positive voltage rail.

Table 10 summarizes the PG response characteristics under various operating conditions.

Table 10. PG pin logic table

| Table 10. FG pili logic table |                                                                        |                 |               |  |
|-------------------------------|------------------------------------------------------------------------|-----------------|---------------|--|
| Device state                  |                                                                        | PG logic status |               |  |
|                               |                                                                        | High impedance  | Low impedance |  |
| Enable (EN = High)            | $V_{OUT} - V_{ADJ} < V_{PG (UV)}$<br>$V_{OUT} - V_{ADJ} > V_{PG (OV)}$ |                 | V             |  |
| Shutdown (EN = Low)           |                                                                        |                 | V             |  |
| Thermal shutdown              | $T_j > T_{SD}$                                                         | $\sqrt{}$       |               |  |
| V <sub>IN(UVLO)</sub>         | V <sub>IN</sub> < 0.7 V                                                | V               |               |  |

## 13.4. Application implementation

#### 13.4.1. Design requirements

A typical application is applied in automotive and power supply for an off-board sensor or multi sensor, which normally requires 5 V or 3.3 V output. The design parameters are specified in <u>Table 11</u>.

Table 11. Design parameters

| Parameters                 | Value                      |
|----------------------------|----------------------------|
| Input voltage              | 4 V to 40 V                |
| ADJ reference voltage      | 2 V to 20 V                |
| Output voltage             | 2 V to 20 V                |
| Output current             | 300 mA max                 |
| Output capacitor range     | 4.7 μF to 470 μF           |
| Output capacitor ESR range | 1 m $\Omega$ to 5 $\Omega$ |

### 13.4.2. Typical application



#### 13.4.2.1. Detailed design procedure

To begin the design process, determine the following requirements.

- · Operation input voltage range
- Reference voltage
- Output voltage
- Output current rating
- Input capacitor
- · Output capacitor

#### 13.4.2.1.1. Input capacitor

The NEX91x30-Q100 recommends an input decoupling capacitor connected from IN to GND and close to the IC terminals through is not required for stability, the value of which depends on the end-applications. The input supplies have a high impedance in some applications, thus placing the input capacitor on the input supply helps reduce the input impedance.

In addition, the input capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. And several input capacitors can be placed in parallel to lower the impedance over frequency if the supply has a high impedance over a larger range of frequencies noise. The bigger-value input capacitors recommended when larger, fast rising time load/line transient are anticipated, or larger distance located from input power supply source. Lastly, the voltage rating of input capacitors must be greater than the maximum input voltage.

## 13.4.2.1.2. Output capacitor

To ensure the stability of the NEX91x30-Q100, the device requires:

- An output capacitor with a capacitance range of 4.7 μF to 470 μF (with a 30% derating applied under worst-case conditions) should be connected between the OUT and GND terminals.
- ESR range between 0.001  $\Omega$  and 5  $\Omega$ .

It is recommended to select X7R and X5R type ceramic capacitors with low ESR to improve the load transient response and ripple performance.

## 14. Layout

## 14.1. Layout guidelines

For best overall performance, it recommends the following guidelines for LDO layout:

- Place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections.
- Place ground return connections to the input and output capacitor, and to the LDO ground pin as close as possible to
  each other, connected by a wide, component-side, copper surface.
- The use of vias and long traces to the input and output capacitors is strongly discouraged and negatively affects system performance.
- In most applications, the ground plane is necessary to meet thermal requirements.

A ground reference plane either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similarly to a thermal plane to spread (or sink) heat from the LDO device when connected to the thermal pad.

## 14.2. Layout examples

The figure below draws the layout example of NEX91630-Q100 device.



## 15. Package outline



Fig. 35. Package outline SOT8063-2 (HSO8)

## 16. Abbreviations

#### **Table 12. Abbreviations**

| Tubio 12. Abbiotiation |                                           |  |  |
|------------------------|-------------------------------------------|--|--|
| Acronym                | Description                               |  |  |
| AEC                    | Automotive Electronics Council            |  |  |
| ANSI                   | American National Standards Institute     |  |  |
| BCM                    | Body Control Module                       |  |  |
| CDM                    | Charged Device Model                      |  |  |
| ESD                    | ElectroStatic Discharge                   |  |  |
| ESDA                   | ElectroStatic Discharge Association       |  |  |
| ESR                    | Equivalent Series Resistance              |  |  |
| НВМ                    | Human Body Model                          |  |  |
| IC                     | Integrated Circuit                        |  |  |
| JEDEC                  | Joint Electron Device Engineering Council |  |  |
| LDO                    | Low-DropOut                               |  |  |
| PCB                    | Printed Circuit Board                     |  |  |
| PG                     | Power-good                                |  |  |
| PMOS                   | P-channel Metal-Oxide-Semiconductor       |  |  |
| PSRR                   | Power Supply Ripple Rejection             |  |  |
| UVLO                   | Under-Voltage LockOut                     |  |  |
|                        |                                           |  |  |

# 17. Revision history

## **Table 13. Revision history**

| Document ID          | Release date                                       | Data sheet status  | Change notice | Supersedes         |
|----------------------|----------------------------------------------------|--------------------|---------------|--------------------|
| NEX91X30_Q100 v. 2.1 | 20250808                                           | Product data sheet | -             | NEX91X30_Q100 v. 2 |
| Modifications:       | • Fig. 35: Package or                              | utline updated.    |               |                    |
| NEX91X30_Q100 v. 2   | 20250805                                           | Product data sheet | -             | NEX91X30_Q100 v. 1 |
| Modifications:       | Overall update; NEX91730PB-Q100 information added. |                    |               |                    |
| NEX91X30_Q100 v. 1   | 20250428                                           | Product data sheet | -             | -                  |

## 18. Legal information

#### **Data sheet status**

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet  | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This Nexperia product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or

equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **Contents**

| 1. General description                                 | 1  |
|--------------------------------------------------------|----|
| 2. Features and benefits                               | 1  |
| 3. Applications                                        | 1  |
| 4. Ordering information                                | 2  |
| 5. Marking                                             | 2  |
| 6. Pin configuration and description                   | 3  |
| 6.1. Pin configuration                                 | 3  |
| 6.2. Pin description                                   | 3  |
| 7. Limiting values                                     | 4  |
| 8. ESD ratings                                         | 4  |
| 9. Thermal Information                                 | 5  |
| 10. Recommended operating conditions                   | 5  |
| 11. Electrical characteristics                         | 5  |
| 12. Typical characteristics                            | 8  |
| 13. Detailed description                               | 13 |
| 13.1. Overview                                         | 13 |
| 13.2. Function block diagrams                          | 13 |
| 13.3. Feature description                              | 14 |
| 13.3.1. Tracking output (V <sub>OUT</sub> )            | 14 |
| 13.3.2. Undervoltage Lockout (UVLO)                    | 17 |
| 13.3.3. Current limit operation                        | 17 |
| 13.3.4. Thermal protection                             | 17 |
| 13.3.5. Output short to battery and reverse protection | 17 |
| 13.3.6. Active output discharge                        | 18 |
| 13.3.7. Tracking output with an enable circuit         | 18 |
| 13.3.8. Power-good (PG)                                | 18 |
| 13.4. Application implementation                       | 19 |
| 13.4.1. Design requirements                            | 19 |
| 13.4.2. Typical application                            | 19 |
| 14. Layout                                             | 21 |
| 14.1. Layout guidelines                                | 21 |
| 14.2. Layout examples                                  | 21 |
| 15. Package outline                                    | 22 |
| 16. Abbreviations                                      |    |
| 17. Revision history                                   | 23 |
| 18. Legal information                                  | 24 |
|                                                        |    |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 8 August 2025

<sup>&</sup>lt;sup>©</sup> Nexperia B.V. 2025. All rights reserved